# 7194 ETHERNET ANYTHING I/O MANUAL This page intentionally not blank # **Table of Contents** | GENERAL | . 1 | |--------------------------------------------------------------------------------------------------------------|---------------------| | DESCRIPTION | . 1 | | HARDWARE CONFIGURATION | . 2 | | GENERAL BREAKOUT POWER OPTION 5V I/O TOLERANCE IP ADDRESS SELECTION | . 2 | | CONNECTORS | . 4 | | CONNECTOR LOCATIONS AND DEFAULT JUMPER POSITIONS 7194 I/O CONNECTOR PIN-OUT | . 5 | | OPERATION | . 8 | | FPGA FPGA PINOUT IP ADDRESS SELECTION HOST COMMUNICATION UDP LBP16 WINDOWS ARP ISSUES CONFIGURATION FALLBACK | . 8 . 8 . 8 . 8 . 9 | | EEPROM LAYOUT | 10 | # **Table of Contents** | OPERATION | 10 | |---------------------------|----| | MESAFLASH | 12 | | SETTING EEPROM IP ADDRESS | 12 | | FREE EEPROM SPACE | 13 | | FALLBACK INDICATION | 13 | | FAILURE TO CONFIGURE | 13 | | CLOCK SIGNALS | | | LEDS | 14 | | PULLUP RESISTORS | | | I/O LEVELS | 14 | | STARTUP I/O VOLTAGE | | | INTERFACE CABLES | 15 | | BREAKOUT POWER OPTION | 15 | | P2 I/O ENABLE | 15 | # **Table of Contents** | SUPPLIED CONFIGURATIONS 1 | 16 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------| | HOSTMOT2 SS_5ABOBD SSD SS_7177D SS_7176D SSID BISSD PKT ADDITIONAL FIRMWARE PIN FILES | 16<br>16<br>16<br>16<br>16 | | REFERENCE INFORMATION | 18 | | LBP16 COMMANDS INFO AREA INFO AREA INFO AREA MEMSIZES FORMAT INFO AREA MEMRANGES FORMAT INFO AREA ACCESS 7194 SUPPORTED MEMORY SPACES SPACE0: HOSTMOT2 REGISTERS SPACE1: ETHERNET CHIP ACCESS SPACE2: ETHERNET EEPROM CHIP ACCESS ETHERNET EEPROM LAYOUT SPACE3: FPGA FLASH EEPROM CHIP ACCESS FLASH MEMORY REGISTERS SPACE4: LBP TIMER/UTIL REGISTERS SPACE6: LBP STATUS/CONTROL REGISTERS MEMORY SPACE 6 LAYOUT ERROR REGISTER FORMAT SPACE7: LBP READ ONLY INFORMATION MEMORY SPACE 7 LAYOUT ELBPCOM | 19<br>20<br>21<br>22<br>24<br>25<br>27<br>30<br>31<br>33<br>33 | | SPECIFICATIONS | | ## **GENERAL** The 7I94 is a Ethernet connected motion control interface designed for interfacing up to eight high speed RS-422 or RS-485 serial devices including Mesa SSerial remote interfaces and absolute encoders. In addition to the eight differential serial interfaces, a FPGA expansion connector compatible with Mesa's 25 pin daughtercards or standard parallel port breakout boards allows almost unlimited I/O options, including additional quadrature or absolute encoder inputs, step/dir or PWM/dir outputs, and field I/O expansion to hundreds of I/O points. The 7l94 mounts in standard 107 mm DIN rail channels and is powered by 8 to 40V DC . ## HARDWARE CONFIGURATION #### **GENERAL** Hardware setup jumper positions assume that the 7I94 card is oriented in an upright position, that is, with the Ethernet connector towards the left and the I/O connectors towards the right. ### **CONNECTOR 5V POWER** The 7I94 has the option to supply 5V power to the breakout board. This option is used by all Mesa breakout boards to simplify wiring. The option uses 4 parallel cable signals that are normally used as grounds for supplying 5V to the remote breakout board (DB25 pins 22,23,24 and 25). These pins are AC bypassed on both the 7I94 and Mesa breakout cards so do not compromise AC signal integrity. The breakout 5V power is protected by a PTC device so will not cause damage to the 7I94 or system if accidentally shorted. This option should only be enabled for Mesa breakout boards or boards specifically wired to accept 5V power on DB25 pins 22 through 25. | JUMPER | POS | FUNCTION | |--------|------|-----------------------------------------| | W3, | UP | Breakout power enabled on P2 | | W3 | DOWN | Breakout power disabled on P2 (Default) | #### **5V I/O TOLERANCE** The FPGA used on the 7I94 has a 4V absolute maximum input voltage specification. To allow interfacing with 5V inputs, the 7I94 has bus switches on all I/O pins. The bus switches work by turning off when the input voltage exceeds a preset threshold. The 5V I/O tolerance option is the default and should normally be left enabled. For high speed applications where only 3.3V maximum signals are present, the 5V I/O tolerance option can be disabled. When 5V tolerance mode is enabled the I/O pullup resistor source is 5V. When 3.3V tolerance mode is selected, the I/O pull-up resistor source is 3.3V. | JUMPER | POS | FUNCTION | |--------|------|--------------------------------------| | W2 | UP | 5V Tolerance enabled on P2 (Default) | | W2 | DOWN | 5V Tolerance disabled on P2 | ## HARDWARE CONFIGURATION ## **IP ADDRESS SELECTION** The 7I94 has three options for selecting its IP address. These options are selected by Jumpers W4 and W5. | W4 | W5 | IP ADDRESS | | |------|------|---------------------|-----------| | DOWN | DOWN | FIXED 192.168.1.121 | (DEFAULT) | | DOWN | UP | FIXED FROM EEPROM | | | UP | DOWN | ВООТР | | | UP | UP | INVALID | | Note that the default (as shipped) EEPROM IP address is 10.10.10.10, but this can be changed by the user. ## **CONNECTOR LOCATIONS AND DEFAULT JUMPER POSITIONS** Note: square pads mark pin 1 on connectors ## I/O CONNECTORS #### **RJ45 SERIAL CONNECTORS** The 7I94 has eight RJ45 serial I/O connectors, J1 through J4 and J6 through J9. Each serial I/O connector is a standard RJ45 jack for compatibility with standard Cat5,Cat6 patch cables. 5V power is provided on the Serial interfaces for compatibility with Mesa SSerial devices. RJ45 connector pin-outs are as follows: #### **RJ45 PINOUT** All RJ-45 jacks have the same pin-out. This pin-out is complementary to the pin-out used on all of Mesa's remote serial devices. When used with Mesa devices, a straight through CAT 6 cable is required. In addition to providing full duplex RS-422/RS-485 communication the CAT6 cable provides a small amount of 5V power to some remote devices. | PIN | FUNCTION | DIR | CAT6 568B COLOR | |-----|----------|-----------|-----------------| | 1 | TX- | FROM 7I94 | ORANGE/WHITE | | 2 | TX+ | FROM 7I94 | ORANGE | | 3 | RX- | TO 7194 | GREEN/WHITE | | 4 | GND | FROM 7I94 | BLUE | | 5 | GND | FROM 7I94 | BLUE/WHITE | | 6 | RX+ | TO 7194 | GREEN | | 7 | +5V | FROM 7I94 | BROWN/WHITE | | 8 | +5V | FROM 7I94 | BROWN | Note that actual signal functions depends on FPGA configuration. In addition to Mesa sserial devices, the interface can be used for absolute encoders, and general UART/ serial interfaces. 5V cable power is protected by a PTC device with maximum let through current of approximately 3 Amps. Connectors are protected in pairs with one PTC device used for 2 connectors. ## I/O CONNECTORS ## **P2 EXPANSION CONNECTOR PIN-OUT** The parallel expansion connctor (P2) is a standard 26 pin header with ejector/latch. In addition to the header pin-out, the equivalent DB25 pin-out is listed since the 7I94 I/O cables will often be terminated with DB25 connectors | HDR26 PIN | DB25 PIN | FUNCTION | HDR26 PIN | DB25 PIN | FUNCTION | |-----------|----------|----------|-----------|----------|-----------| | 1 | 1 | IO0 | 2 | 14 | IO1 | | 3 | 2 | IO2 | 4 | 15 | IO3 | | 5 | 3 | IO4 | 6 | 16 | IO5 | | 7 | 4 | IO6 | 8 | 17 | IO7 | | 9 | 5 | IO8 | 10 | 18 | GND | | 11 | 6 | 109 | 12 | 19 | GND | | 13 | 7 | IO10 | 14 | 20 | GND | | 15 | 8 | IO11 | 16 | 21 | GND | | 17 | 9 | IO12 | 18 | 22 | GND or 5V | | 19 | 10 | IO13 | 20 | 23 | GND or 5V | | 21 | 11 | IO14 | 22 | 24 | GND or 5V | | 23 | 12 | IO15 | 24 | 25 | GND or 5V | | 25 | 13 | IO16 | 26 | XX | GND or 5V | ## **POWER CONNECTOR PINOUT** TB1 is the 7I94s power connector. TB1 is a 3.5MM plug-in screw terminal block. P1 pinout is as follows: | PIN | FUNCTION | | |-----|------------|-------------------| | 1 | +8 to +40V | TOP, SQUARE PAD | | 2 | GND | BOTTOM, ROUND PAD | ## JTAG CONNECTOR PINOUT P1 is a JTAG programming connector. This is normally used only for debugging or if both EEPROM configurations have been corrupted. In case of corrupted EEPROM contents the EEPROM can be re-programmed using Xilinx's Impact tool. ## P1 JTAG CONNECTOR PINOUT | PIN | FUNCTION | |-----|----------| | 1 | TMS | | 2 | TDI | | 3 | TDO | | 4 | TCK | | 5 | GND | | 6 | +3.3V | #### **FPGA** The 7I94 use a Xilinx Spartan6 FPGA in a 144 lead QFP package: XC6SLX9-2TQG144C. #### IP ADDRESS SELECTION Initial communication with the 7I94 requires knowing its IP address. The 7I94 has 3 IP address options: Default, EEPROM, and Bootp, selected by jumpers W1 and W2. Default IP address is always 192.168.1.121. The EEPROM IP address is set by writing Ethernet EEPROM locations 0x20 and 0X22. BootP allows the 7I94 address to be set by a DHCP/ BootP server. If BootP is chosen, the 7I94 will retry BootP requests at a ~1 Hz rate if the BootP server does not respond. ## **HOST COMMUNICATION** The 7I94 standard firmware is designed for low overhead real time communication with a host controller so implements a very simple set of IPV4 operations. These operations include ARP reply, ICMP echo reply, and UDP packet receive/send for host data communications. UDP is used so that the 7I94 can be used on a standard network with standard tools for non-real time applications. No fragmentation is allowed so maximum packet size is 1500 bytes. #### **UDP** All 7I94 data communication is done via UDP packets. The 7I94 socket number for UDP data communication is 27181. Read data is routed to the requesters port number. Under UDP, a simple register access protocol is used. This protocol is called LBP16. #### **LBP16** LBP16 allows read and write access to up to eight separate address spaces with different sizes and characteristics. Current firmware uses seven of these spaces. For efficiency, LBP16 allows access to blocks of registers at sequential increasing addresses. (Block transfers) ## **WINDOWS ARP ISSUES** The Windows TCP stack on older windows versions has a characteristic that causes it to drop outgoing UDP packets when refreshing its ARP cache. Because of this you must either verify packet transmission via echoing data from the 7l94 for every transaction (reading RXUDPCount is suggested) and retrying failed transactions, or alternatively, setting up a static entry for the 7l94 in the ARP table. This is done with windows ARP command. ## **CONFIGURATION** The 7I94 is configured at power up by a SPI FLASH memory. This flash memory is an 16M bit chip that has space for two configuration files. Since all Ethernet logic on the 7I94 is in the FPGA, a problem with configuration means that Ethernet access will not be possible. For this reason there is a backup method to recover from FPGA boot failures. ## **FALLBACK** The backup system is called Fallback. The 7I94 flash memory normally contains two configuration file images, A user image and a fallback image. If the primary user configuration is corrupted, the FPGA will load the fallback configuration so the flash memory image can be repaired remotely without having to resort JTAG programming. Note that if you program the 7l94 with a valid bitfile for a XC6SLX9 but not designed for a 7l94, you will likely "brick" the card. The only way a bricked card can be recovered is by using JTAG.. ## **EEPROM LAYOUT** The EEPROM used on the 7I94 for configuration storage is the M25P16. The M25P16 is a 16 M bit (2 M byte) EEPROM with 32 64K byte sectors. Configuration files are stored on sector boundaries to allow individual configuration file erasing and updating. Standard EEPROM sector layout is as follows: | BOOT BLOCK | |--------------------------------| | FALLBACK CONFIGURATION BLOCK 0 | | FALLBACK CONFIGURATION BLOCK 1 | | FALLBACK CONFIGURATION BLOCK 2 | | FALLBACK CONFIGURATION BLOCK 3 | | FALLBACK CONFIGURATION BLOCK 4 | | FALLBACK CONFIGURATION BLOCK 5 | | FALLBACK CONFIGURATION BLOCK 6 | | UNUSED/FREE | ## **EEPROM LAYOUT** | USER CONFIGURATION BLOCK 0 | |----------------------------| | USER CONFIGURATION BLOCK 1 | | USER CONFIGURATION BLOCK 2 | | USER CONFIGURATION BLOCK 3 | | USER CONFIGURATION BLOCK 4 | | USER CONFIGURATION BLOCK 5 | | USER CONFIGURATION BLOCK 6 | | UNUSED/FREE | ## **BITFILE FORMAT** The configuration utilities expect standard FPGA bitfiles without any multiboot features enabled. If multiboot FPGA files are loaded they will likely cause a configuration failure. In addition for fallback to work, the -g next\_config\_register\_write:disable, -g reset\_on\_error:enable and -g CRC:enable bitgen options must be set. ## **MESAFLASH** Linux and Windows utility programs MESAFLASH are provided to write configuration files to the 7l94 EEPROM. These files depend on a simple SPI interface built into both the standard user FPGA bitfiles and the fallback bitfile. The MESAFLASH utilities expect standard FPGA bitfiles without any multiboot features enabled. If multiboot FPGA files are loaded they will likely cause a configuration failure. If mesaflash is run with a -help command line argument it will print usage information. The following examples assume the target 7l94 is using the ROM IP address of 192.168.1.121. mesaflash --device 7I94 --write FPGAFILE.BIT Writes a standard bitfile FPGAFILE.BIT to the user area of the EEPROM. mesaflash --device 7I94 --verify FPGAFILE.BIT Verifies the user EEPROM configuration against the bit file FPGAFILE.BIT. mesaflash --device 7I94 --fallback --write FALLBACK.BIT Writes the fallback EEPROM configuration to the fallback area of the EEPROM. In addition if the bootblock is not present in block 0 of the EEPROM, it re-writes the bootblock. #### **SETTING EEPROM IP ADDRESS** MESAFLASH can also write the EEPROM IP address of the 7194: MESAFLASH --device 7I94 --set ip=192.168.0.100 The above examples assume the 7I94 has its default ROM IP address (192.168.1.121). If the 7I94 is using another IP address, this must be specified on the command line with a –addr XX.XX.XX.XX command line argument. #### FREE FLASH MEMORY SPACE Seventeen 64K byte blocks are free on the 7l94. It is suggested that only the last three blocks, 0x1D0000 through a 0x1F0000 in the user area, be used for FPGA application flash storage. ### **FALLBACK INDICATION** Mesa's supplied fallback configurations blink the red INIT LED on the top right hand side of the card if the primary configuration fails and the fallback configuration loaded successfully. If this happens it means the user configuration is corrupted or not a proper configuration for the 7l94s FPGA. This can be fixed by running the configuration utility and re-writing the user configuration. #### **FAILURE TO CONFIGURE** The 7I94 should configure its FPGA within a fraction of a second of power application. If the FPGA card fails to configure, the red /DONE LED CR2 will remain illuminated. If this happens the secondary EEPROM boot should be used. If booting from the secondary EEPROM fails, the 7I94s EEPROMs must be re-programmed via the JTAG connector or (faster) JTAG FPGA load followed by Ethernet EEPROM update. #### **CLOCK SIGNALS** The 7I94 has a single 50 MHz clock signal from an on card crystal oscillator. The clock a can be multiplied and divided by the FPGAs clock generator block to generate a wide range of internal clock signals. The 50 MHz clock is also used to generate the 25MHz clock for the Ethernet interface chip. #### **LEDS** The 7I94 has four FPGA driven user LEDs (User 0 through User 3 = Green), two FPGA driven status LEDs (red) and one power LED (yellow). The user LEDs can be used for any purpose, and can be helpful as a simple debugging feature. The default Ethernet setup counts received packets on the user LEDs. The status LEDs reflect the state of the FPGA's DONE, and /INIT pins. The /DONE LED lights until the FPGA is configured at power-up. The /INIT LED lights when the power on reset is asserted, when there has been a CRC error during configuration. When using Mesa's configurations, the /INIT LED lights when the hostmot2 watchdog has bitten. #### **PULLUP RESISTORS** All expansion port I/O pins are provided with pull-up resistors to allow connection to open drain, open collector, or OPTO devices. These resistors have a value of 3.3K so have a maximum pull-up current of ~1.6 mA at 5V or ~1.0 mA at 3.3V. #### **IO LEVELS** The Xilinx FPGAs used on the 7l94 have programmable I/O levels for interfacing with different logic families. The 7l94 does not support use of the I/O standards that require input reference voltages. All standard Mesa configurations use LVTTL levels. Note that even though the 7I94 can tolerate 5V signal inputs, its outputs will not swing to 5V. The outputs are push pull CMOS that will drive to the output supply rail of 3.3V (when pull-ups are enabled) This is sufficient for TTL compatibility but may cause problems with some types of loads. For example when driving an LED that has its anode connected to 5V, in such devices as OPTO isolators and I/O module rack SSRs, the 3.3V high level may not completely turn the LED off. To avoid this problem, either drive loads that are ground referred, Use 3.3V as the VCC for VCC referred loads, or use open drain mode. #### STARTUP I/O VOLTAGE After power-up or system reset and before the FPGA is configured, the per connector pull-up resistors will pull all I/O signals per connector to a high level. If the FPGA is used for motion control or controlling devices that could present a hazard when enabled, external circuitry should be designed so that this initial state results in a safe condition. ## **INTERFACE CABLES** Most Mesa daughtercards and parallel port type breakout boards for use with the 7l94 will have a DB25 connection. Mesa can supply the 26 pin header to DB25M or DB25F cables required for this connection. ### **BREAKOUT POWER OPTION** When used with Mesa breakout/daughter cards, the 7l94 can supply up to 1A of 5V power to a daughter card connected to P2. This option is disabled by default to avoid possible damage to standard breakout boards, so must be specifically enabled for Mesa daughtercards. #### P2 I/O ENABLE The parallel expansion port on P2 is disabled by default. To enable the parallel expansion port, GPIO 41 must be set low. In LinuxCNCs hal file this would be done by: setp hm2\_7i94.0.gpio.041.is\_output true setp hm2\_7i94.0.gpio.041.out false ## SUPPLIED CONFIGURATIONS ## **HOSTMOT2** All supplied configurations are part of the HostMot2 motion control firmware set. All HostMot2 firmware is open source and easily extendible to support new interfaces or different sets of interfaces embedded in one configuration. For detailed register level information on Hostmot2 firmware modules, see the regmap file in the hostmot2 source code directory. ## SS\_5ABOBD SS\_5ABOB is a configuration with 8 SSerial channels and with the expansion ports configured to work with thee common 5 Axis BOBs like the SainSmart ST-V3. The configuration includes 5 hardware step generators, one encoder input and one PWM generator, eight SSerial channels, a watchdog timer, DPLL and GPIO. #### SSD SSD is a configuration with 8 SSerial channels and with the expansion ports configured as plain GPIO. The configuration contains eight SSerial channels, a watchdog timer, DPLL and GPIO. ## **SS\_7177D** The SS-7I77D configuration is designed to interface to a 7I77 on the 7I94s expansion connector in addition to 5 SSerial interfaces. ## **SS 7176D** The SS-7I76D configuration is designed to interface to a 7I76 on the 7I94s expansion connector in addition to 6 SSerial interfaces. #### **SSID** The SSID configuration has 8 SSI absolute encoder interface channels, a watchdog timer, DPLL and GPIO. ## **BISSD** The BISSD configuration has 7 BISS absolute encoder interface channels, awatchdog timer, DPLL and GPIO. #### **PKT** The SSID configuration has 8 full duplex Packet UART interface channels, a watchdog timer, DPLL and GPIO. ## **SUPPLIED CONFIGURATIONS** ## **ADDITIONAL FIRMWARE** The 7I94 distribution zip archive may contain additional firmware files ## **PIN FILES** Each of the configurations has an associated file with file name extension .pin that describes the FPGA functions included in the configuration and the I/O pinout. These are plain text files that can be printed or viewed with any text editor. #### LBP16 #### **LBP16 COMMANDS** LBP16 is a simple remote register access protocol to allow efficient register access over the Ethernet link. All LBP16 commands are 16 bits in length and have the following structure: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | W | Α | С | М | М | М | S | S | I | N | N | Ν | N | Ν | Ν | Ν | - W Is the write bit (1 means write, 0 means read) - A Is the includes Address bit. If this is '1' the command is followed by a 16 bit address and the address pointer is loaded with this address. if this is 0 the current address pointer for the memory space is used. Each memory space has its own address pointer. - C Indicates if memory space itself (C='0') or associated info area for the memory will be accessed (C= '1') - M Is the 3 bit memory space specifier 000b through 111b - S Is the transfer element size specifier (00b = 8 bits, 01b = 16 bits 10b = 32 bits and 11b = 64 bits) - Is the Increment address bit. if this is '1' the address pointer is incremented by the element transfer size (in bytes) after every transfer ('0' is useful for FIFO transfers) - N Is the transfer count in units of the selected size. 1 through 127. A transfer count of 0 is an error. LBP16 read commands are followed by the 16 bit address (if the A bit is set). LBP16 Write commands are followed by the address (if bit A is set) and the data to be written. LBP16 Addresses are always byte addresses. LBP data and addresses are little endian so must be sent LSB first. ## LBP16 #### **INFO AREA** There are eight possible memory spaces in LBP16. Each memory space has an associated read only info area. The first entry has a cookie to verify correct access. The next two entries in the info area are the MemSizes word and the MemRanges word. Only 16 bit read access is allowed to the info area. | 0000 | COOKIE = 0X5A0N WHERE N = ADDRESS SPACE 07 | |------|--------------------------------------------| | 0002 | MEMSIZES | | 0004 | MEMRANGES | | 0006 | ADDRESS POINTER | | 0008 | SPACENAME 0,1 | | 000A | SPACENAME 2,3 | | 000C | SPACENAME 4,5 | | 000E | SPACENAME 6,7 | #### **INFO AREA MEMSIZES FORMAT** | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | W | Т | Т | Т | Т | Т | Т | Т | Χ | Χ | Χ | Χ | Α | Α | Α | Α | W Memory space is Writeable T Is type: 01 = Register, 02 = Memory, 0E = EEPROM, 0F = Flash A Is access types (bit 0 = 8 bit, bit 1 = 16 bit etc)so for example 0x06 means 16 bit and 32 bit operations allowed ## LBP16 ## **INFO AREA MEMRANGES FORMAT** | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Е | Е | Е | Е | Е | Р | Р | Р | Р | Р | S | S | S | S | S | S | E Is erase block size P Is Page size S Ps address range Ranges are 2^E, 2^P, 2^S. E and P are 0 for non-flash memory ## LBP16 ## INFO\_AREA ACCESS As discussed above, all memory spaces have an associated information area that describes the memory space. Information area data is all 16 bits and read-only. The hex command examples below are written in LSB first order for convenience. In the hex command examples, the NN is the count/increment field of the LBP16 command and the LLHH is the low and high bytes of the address. | Ispace 0 read with address | NN61LLHH | HostMot2 space | |----------------------------|----------|-----------------------| | Ispace 0 read | NN21 | | | | | | | Ispace 1 read with address | NN65LLHH | Ethernet chip space | | Ispace 1 read | NN25 | | | | | | | Ispace 2 read with address | NN69LLHH | Ethernet EEPROM space | | Ispace 2 read | NN29 | | | | | | | Ispace 3 read with address | NN6DLLHH | FPGA flash space | | Ispace 3 read | NN2D | | | | | | | Ispace 6 read with address | NN79LLHH | LBP16 R/W space | | Ispace 6 read | NN39 | | | | | | | Ispace 7 read with address | NN7DLLHH | LBP16 R/O space | | Ispace 7 read | NN3D | | ## LBP16 #### **7194 SUPPORTED MEMORY SPACES** The 7I94 firmware supports 6 address spaces. These will be described individually with example hexadecimal commands. The hex command examples below are written in LSB first order for convenience. In the hex command examples, the NN is the count/increment field of the LBP16 command and the LLHH is the low and high bytes of the address. #### **SPACE 0: HOSTMOT2 REGISTERS** This address space is the most important as it gives access to the FPGA I/O. This is a 64K byte address range space with 32 bit R/W access. Space 0 read with address NN42LLHH Space 0 write with address NNC2LLHH Space 0 read NN02 Space 0 write NN82 ## LBP16 ## **SPACE 0: HOSTMOT2 REGISTERS** Example: read first 5 entries in hostmot2 IDROM: 85420004 $85 = NN = 5 \mid Inc \text{ bit } (0x80) \text{ so address is incremented after each}$ access ; Read from space 0 with address included after command ighthalpoonup (ighthalpoonup ighthalpoonup i ; MSB of address (IDROM starts at 0x0400) Example: write 4 GPIO ports starting at 0x1000: 84C20010AAAAAAAABBBBBBBBCCCCCCCDDDDDDDD ; 84 == NN = 4 | Inc bit so address is incremented after each access C2 ; Write to space 0 with address included after command ; LSB of address (GPIO starts at 0x1000) 10 ; MSB of address (GPIO starts at 0x1000) AAAAAAA ; 32 bit data for GPIO port 0 at 0x1000 BBBBBBBB ; 32 bit data for GPIO port 0 at 0x1004 CCCCCCC ; 32 bit data for GPIO port 0 at 0x1008 DDDDDDDD ; 32 bit data for GPIO port 0 at 0x100C Note like all LBP16 data, write data is LS byte first ## LBP16 #### **SPACE 1: ETHERNET CHIP ACCESS** Space 1 allows access to the KSZ8851-16 registers for debug purposes. All accesses are 16 bit. Space 1 read with address NN45LLHH Space 1 write with address NNC5LLHH Space 1 read NN05 Space 1 write NN85 Example: read Ethernet chip CIDER register: 0145C000 01 := NN = read 1 16 bit value ; read space 1 with address included CO ; LSB of CIDER address 00 ; MSB of CIDER address #### **SPACE 2: ETHERNET EEPROM CHIP ACCESS** This space is used to store the Ethernet MAC address, card name, and EEPROM settable IP address. The Ethernet EEPROM space is accessed as 16 bit data. The first 0x20 bytes are read only and the remaining 0x60 bytes are read/write. Space 2 read with address NN49LLHH Space 2 write with address NNC9LLHH Space 2 read NN09 Space 2 write NN89 #### LBP16 #### **SPACE2: ETHERNET EEPROM CHIP ACCESS** Writes and erases require that the EEPROMWEna be set to 5A02. Note that EEPROMWEna is cleared at the end of every LPB packet so the write EEPROMWEna command needs to prepended to all EEPROM write and erase packets. For EEPROM write operations a LBP16 read operation should follow the write(s) for host synchronization. Example: write EEPROM IP address with 192:168.0.32 (C0:A8:0:20 in hex) 01D91A00025A Enable EEPROM area writes 82C920002000A8C0 Write 2 words to 0020 : C0A80020 (with inc). Note this must be in the same packet and the EEPROMWEna write #### **ETHERNET EEPROM LAYOUT** ADDRESS DATA 0000 Reserved RO 0002 MAC address LS Word RO 0004 MAC address Mid Word RO 0006 MAC address MS Word RO 0008 Reserved RO 000A Reserved RO 000C Reserved RO 000E Unused RO ## LBP16 ## **ETHERNET FEPROM LAYOUT** | ADDRESS | DATA | |----------|----------------------------------------------------------------| | 0010 | CardNameChar-0,1 RO | | 0012 | CardNameChar-2,3 RO | | 0014 | CardNameChar-4,5 RO | | 0016 | CardNameChar-6,7 RO | | 0018 | CardNameChar-8,9 RO | | 001A | CardNameChar-10,11 RO | | 001C | CardNameChar-12,13 RO | | 001E | CardNameChar-14,15 RO | | 0020 | EEPROM IP address LS word RW | | 0022 | EEPROM IP address MS word RW | | 0024 | EEPROM Netmask LS word RW (V16 and > firmware) | | 0026 | EEPROM Netmask MS word RW (V16 and > firmware) | | 0028 | DEBUG LED Mode (LS bit determines HostMot2 (0) or debug(1)) RW | | 002A | Reserved RW | | 002C | Reserved RW | | 002E | Reserved RW | | 0030007E | Unused RW | #### LBP16 ## **SPACE 3: FPGA FLASH EEPROM CHIP ACCESS** Space 3 allows access to the FPGAs configuration flash memory. All flash memory access is 32 bit. Flash memory access is different from other memory spaces in that it is done indirectly via a 32 bit address pointer and 32 bit data port. Space 3 read with address NN4ELLHH Space 3 write with address NNCELLHHDDDDDDDD Space 3 read NN0E Space 3 write NN8E #### **FLASH MEMORY REGISTERS** Flash memory spaces have only 4 accessible registers: ADDRESS DATA 0000 FL\_ADDR 32 bit flash address register 0004 FL\_DATA 32 bit flash data register 0008 FL\_ID 32 bit read only flash ID register 000C SEC ERASE 32 bit write only sector erase register Unlike other memory spaces, flash memory space is accessed indirectly by writing the address register (FL\_ADDR) and then reading or writing the data (FL\_DATA). The flash byte address is automatically incremented by 4 each data access. Note that reads can read all of flash memory with consecutive read operations but write operations can only write a flash page worth of data before the page write must be started. Also unless you are doing partial page writes, page write should always start on a page boundary. The page write is started by writing the flash address, reading the flash address, reading flash data, reading flash ID or issuing a erase sector command. For host synchronization, a read operation should follow every sector erase or page write. #### LBP16 ## **SPACE 3: FPGA FLASH EEPROM CHIP ACCESS** Example: read 1024 bytes (0100h doublewords) of flash space at address 00123456: 01CE000056341200 Write FL\_ADDR (0000) with pointer (0x00123456) 404E0400 Issue read command (FL\_DATA = 0004) With count of 0x40 double words (256 bytes). Note do not use LBP16 increment bit! Flash address always auto-incremented 400E Next 0x40 doublewords = 256 bytes 400E Next 0x40 doublewords = 256 bytes 400E Next 0x40 doublewords = 256 bytes Note that this is close to the maximum reads allowed in a single LBP packet Writes and erases require that the EEPROMWEna be set to 5A03. Note that EEPROMWEna is cleared at the end of every LPB packet so the write EEPROMWEna command needs to prepended to all flash write and erase packets. The following is written on separate lines for clarity but must all be in one packet for correct operation. Example: Write a 256 byte page of flash memory starting at 0xC000: 01D91A00035A Write EEPROMWEna with 0x5A03 01CE00000C00000 Write flash address 40CE0400 Issue write flash data command with count 12345678 Doubleword 0 ABCD8888 Doubleword 1 • • • FFFFFFF Doubleword 63 (= 256 bytes) 014E0000 Read new address to commit write and so some data is returned for host synchronization (so host waits for write to complete) ## LBP16 ## **SPACE 3: FPGA FLASH EEPROM CHIP ACCESS** Example: Erase flash sector 0x00010000: 01D91A00035A Write EEPROMWEna with 0x5A03 01CE00000000100 Write flash address with 0x 00010000 01CE0C000000000 Write sector erase command (with dummy 32 bit data = 0) 014E0000 Read flash address for host synchronization (this will echo the address \_after\_ the sector is erased) #### LBP16 #### **SPACE 4 LBP TIMER/UTILITY AREA** Address space 4 is for read/write access to LBP specific timing registers. All memory space 4 access is 16 bit. Space 4 read with address NN51LLHH Space 4 write with address NND1LLHHDDDD Space 4 read NN11 Space 4 write NN91DDDD #### **MEMORY SPACE 4 LAYOUT:** ADDRESS DATA 0000 uSTimeStampReg 0002 WaituSReg 0004 HM2Timeout 0006 WaitForHM2RefTime 0008 WaitForHM2Timer1 000A WaitForHM2Timer2 000C WaitForHM2Timer3 000E WaitForHM2Timer4 0010..001E Scratch registers for any use The uSTimeStamp register reads the free running hardware microsecond timer. It is useful for timing internal 7l94 operations. Writes to the uSTimeStamp register are a no-op. The WaituS register delays processing for the specified number of microseconds when written, (0 to 65535 uS) reads return the last wait time written. The HM2TimeOut register sets the timeout value for all WaitForHM2 times (0 to 65536 uS). All the WaitForHM2Timer registers wait for the rising edge of the specified timer or reference output when read or written, write data is don't care, and reads return the wait time in uS. The HM2TimeOut register places an upper bound on how long the WaitForHM2 operations will wait. HM2Timeouts set the HM2TImeout error bit in the error register. ## LBP16 #### SPACE 6 LBP STATUS/CONTROL AREA Address space 6 is for read/write access to LBP specific control, status, and error registers. All memory space 6 access is 16 bit. The RXUDPCount and TXUDPCount can be used as sequence numbers to verify packet reception and transmission. Space 6 read with address NN59LLHH Space 6 write with address NND9LLHHDDDD Space 6 read NN19 Space 6 write NN99DDDD ## **MEMORY SPACE 6 LAYOUT:** ADDRESS DATA 0000 ErrorReg 0002 LBPParseErrors 0004 LBPMemErrors 0006 LBPWriteErrors 0008 RXPktCount 000A RXUDPCount 000C RXBadCount 000E TXPktCount 00010 TXUDPCount 00012 TXBadCount ## LBP16 | MEMORY SPACE 6 LAYOUT | I : | |-----------------------|-----| |-----------------------|-----| | ADDRESS | DATA | | |---------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0014 | LEDMode | If LSb is 0, LEDs are "owned" by HostMot2, otherwise LEDs are local debug LEDs | | 0016 | DebugLEDPtr | What variable in space 6 local debug LEDs show (default is RXPktCount). | | 0018 | Scratch | Can be used for sequence numbers | | 001A | EEPROMWEna | Must be set to 5A0N to enable EEPROM or flash writes or erases (N is memory space of EEPROM or flash) Note that this is cleared at the end of every packet. | | 001C | LBPReset | Setting this to a non-zero value will do a full reset of the LBP16 firmware. The 7l94 will read its IP address jumpers and re-assign its IP address. The 7l94 will be unresponsive for as much as ½ of a second after this command. | | 001E | FPGAICAP | FPGA ICAP-16 register to allow remote FPGA reload and other low level FPGA access. | | BIT | ERROR | |-----|-----------------| | 0 | LBPParseError | | 1 | LBPMemError | | 2 | LBPWriteError | | 3 | RXPacketErr | | 4 | TXPacketErr | | 5 | HM2TimeOutError | | 615 | Reserved | ## LBP16 ## **SPACE 7: LBP READ ONLY AREA** Memory space 7 is used for read only card information. Memory space 7 is accessed as 16 bit data. Space 7 read with address NN5DLLHH Space 7 read NN1D ## **MEMORY SPACE 7 LAYOUT:** ADDRESS DATA 001C 001E | 7100111200 | 571171 | | |------------|--------------------|----------------------------| | 0000 | CardNameChar-0,1 | | | 0002 | CardNameChar-2,3 | | | 0004 | CardNameChar-4,5 | | | 0006 | CardNameChar-6,7 | | | 8000 | CardNameChar-8,9 | | | 000A | CardNameChar-10,11 | | | 000C | CardNameChar-12.13 | | | 000E | CardNameChar-14,15 | | | 0010 | LBPVersion | | | 0012 | FirmwareVersion | | | 0014 | Option Jumpers | | | 0016 | Reserved | | | 0018 | RecvStartTS | 1 uSec timestamps | | 001A | RecvDoneTS | For performance monitoring | | | | | SendStartTS SendDoneTS Send timestamps are from *previous* packet #### LBP16 ## **ELBPCOM** ELBPCOM is a very simple demo program in Python (2.x) to allow simple checking of LBP16 host communication to the 7I94. ELBPCOM accepts hexadecimal LBP16 commands and data and returns hexadecimal results. Note that the timeout value will need to be increased to about 2 seconds to try flash sector erase commands. ``` import socket s = socket.socket(socket.AF_INET,socket.SOCK_DGRAM,0) sip = "192.168.1.121" sport = 27181 s.settimeout(.2) while(2 > 0): sdata = raw_input ('>') sdata = sdata.decode('hex') s.sendto(sdata,(sip,sport)) try: data,addr = s.recvfrom(1280) print ('>'),data.encode('hex') except socket.timeout: print ('No answer') Sample run: >01420001 ; read hostmot2 cookie at 0x100 > fecaaa55 ; 7I94 returns 0x55AACAFE >82492000 ; read EEPROM IP address at 0x0020 > 450a5863 ; 63:58:0A:45 = 99.88.10.69 ;(for example) >01D91A00025A82C920000100a8C0; write EEPROM IP address ; (at 0x0020) with ; C0:A8:0:1 = 192.168.0.1 ``` # **REFERENCE** ## **SPECIFICATIONS** | POWER | MIN | MAX | NOTES: | |------------------------------|--------|--------|-------------------------------------------------| | POWER SUPPLY | 8V | 40V | TB1 | | POWER CONSUMPTION: | | 10W | Depends on FPGA configuration and external load | | | | | Typical current drain with no load is 1.5W | | MAX 5V CURRENT PER CONN. | | 1 A | RJ45 and P1 (PTC) | | MAX 5V CURRENT TOTAL | | 2A | Power supply limit | | EXPANSION PORT | | | | | INPUT VOLTAGE | -0.5V | +7V | Absolute maximum | | OUTPUT VOLTAGE HIGH | 3.3V | 5V | no load | | OUTPUT VOLTAGE HIGH | 2.5V | 3.3V | 1 K load to GND | | OUTPUT VOLTAGE LOW | 0V | 0.3V | 300 Ohm load to 5V | | SERIAL PORTS | | | | | DATA RATE | 0 | 10 | Mb/S | | COMMON MODE | -7V | +12V | | | DIFFERENTIAL OUTPUT | 2V | _ | 100 Ohm Term | | DIFFERENTIAL OUTPUT | 1.5V | _ | 54 Ohm Term | | INPUT THRESHOLD | -0.2V | +0.2V | | | TEMPERATURE RANGE -C version | 0 °C | +70 °C | | | TEMPERATURE RANGE -I version | -40 °C | +85 °C | | ## **CARD DRAWING**